NVIDIA Logo

NVIDIA

Senior ASIC Verification Engineer

Job Posted 9 Days Ago Posted 9 Days Ago
Be an Early Applicant
Santa Clara, CA
Senior level
Santa Clara, CA
Senior level
The Senior ASIC Verification Engineer will validate clocking structures, develop test plans, automate validation flows, and collaborate with various teams. Responsible for innovative clocking verification solutions using advanced tools and methodologies.
The summary above was generated by AI

The NVIDIA Clocks Team is looking for an excellent Senior ASIC Verification engineer with extensive experience in Design Verification. The NVIDIA Clocks Team is committed to deliver high-quality clocking and reset logic to various units in SOC and GPU ASIC. The complexity of the clocks and resets design has increased many folds. This requires sophisticated verification to deliver a bug free clocks design to power our product lines ranging from Data Centers, Consumer graphics to Self-driving cars and the growing field of artificial intelligence. Modern clocking verification solutions need to be innovative, ensure quality in covering the complex design specifications and balance the constraints on infrastructure, re-usability, testing speed and multi-platform support.

What you'll be doing:

  • Own validation of Clocking structures in Tegra and GPU products from start to finish, including test plan development, automation, validation flows development, coverage metrics, test execution, bug identification/fix and productization.

  • Tackle Sophisticated problems and develop a scalable solution that works across platform.

  • Hands on industry-standard tools and state of the art verification methodologies. This includes coding in System Verilog, UVM, C++, Perl, Python and NVIDIA custom compilers and tools.

  • Partnering closely with our clocks architecture and design team to validate our clocks design.  

  • Coordinate with internal and external teams across time zones.

What we need to see:

  • BS or MS in EE/ECE or equivalent experience.

  • 5+ years of relevant industry work experience.

  • Good understanding of Logic Design and Architecture.

  • Expertise in industry-standard verification flows like SV constraint random verification, UVM, Formal Verification, Coverage metrics, profiling tools, X prop, etc.

  • Exposure on block level and system-level verification.

  • Strong coding skills in System Verilog, scripting languages (Perl/python) and C++.

  • Ability to collaborate and work with multiple groups.

  • Prior experience in implementing Test plans for pre-silicon platforms.

  • Understanding of DFT/IST is optional.

We have some of the most forward-thinking and hardworking people in the world working for us and, due to unprecedented growth, our world-class engineering teams are growing fast. If you are creative, curious, and motivated with real passion for technology, we want to hear from you!

#LI-Hybrid

The base salary range is 136,000 USD - 264,500 USD. Your base salary will be determined based on your location, experience, and the pay of employees in similar positions.

You will also be eligible for equity and benefits. NVIDIA accepts applications on an ongoing basis.

NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.

Top Skills

C++
Perl
Python
System Verilog
Uvm
HQ

NVIDIA Santa Clara, California, USA Office

2701 San Tomas Expressway, Santa Clara, CA, United States, Santa Clara

Similar Jobs

3 Days Ago
Santa Clara, CA, USA
Senior level
Senior level
Artificial Intelligence • Computer Vision • Hardware • Robotics • Metaverse
Design and verify innovative hardware components for GPUs and SoCs, develop verification strategies, and create functional test plans.
Top Skills: Functional CoverageObject Oriented ProgrammingPerlQuestaSvaSystem VerilogTclUvmVcsVerilog
7 Days Ago
Milpitas, CA, USA
130K-175K Annually
Senior level
130K-175K Annually
Senior level
Information Technology
The Senior ASIC Verification Engineer will verify SoCs for broadband wireless access, collaborating with various engineering teams to develop verification strategies and methodology.
Top Skills: C++PythonSystem VerilogUvm
9 Days Ago
Remote
Mountain View, CA, USA
Senior level
Senior level
Artificial Intelligence • Machine Learning • Semiconductor
The Senior ASIC Design Verification Engineer will verify LPU hardware features, develop verification environments, optimize verification flows, and support silicon bring-up while collaborating with cross-functional teams.
Top Skills: AsicPerlPythonSystemverilogUvm

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine
By clicking Apply you agree to share your profile information with the hiring company.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account