Marvell Technology Logo

Marvell Technology

Senior Principal Engineer, Verification (Ethernet, Serdes, UVM)

Job Posted 17 Days Ago Posted 17 Days Ago
Be an Early Applicant
Santa Clara, CA
Senior level
Santa Clara, CA
Senior level
As a Senior Principal Verification Engineer, you will develop verification plans, architect environments, mentor teams, and ensure the quality of semiconductor products with a focus on Ethernet and SERDES.
The summary above was generated by AI

About Marvell

Marvell’s semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities. 

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead. 

Your Team, Your Impact

Marvell Semiconductor is seeking a highly skilled and experienced Senior Principal Verification Engineer to join our dynamic team in Santa Clara, CA. The ideal candidate will have extensive experience in verification methodologies with a strong emphasis on Ethernet, SERDES, and UVM. As a Senior Principal Verification Engineer, you will play a critical role in ensuring the quality and reliability of our cutting-edge semiconductor products.

What You Can Expect

  • Develop and execute comprehensive verification plans for complex semiconductor designs, with a focus on High-Speed Serdes PHY/Ethernet functionality.
  • Architect and implement advanced verification environments using SystemVerilog and Universal Verification Methodology (UVM).
  • Design and develop reusable verification components and test benches to accelerate verification closure.
  • Collaborate closely with cross-functional teams including design, architecture, and software teams to ensure seamless integration of verification strategies.
  • Analyze and debug test failures to identify root causes and drive resolution.
  • Lead and mentor junior team members and provide technical guidance to enhance team expertise.
  • Develop and execute comprehensive verification plans for complex semiconductor designs, with a focus on High-Speed Serdes PHY/Ethernet functionality.
  • Architect and implement advanced verification environments using SystemVerilog and Universal Verification Methodology (UVM).
  • Design and develop reusable verification components and test benches to accelerate verification closure.
  • Collaborate closely with cross-functional teams including design, architecture, and software teams to ensure seamless integration of verification strategies.
  • Analyze and debug test failures to identify root causes and drive resolution.
  • Lead and mentor junior team members and provide technical guidance to enhance team expertise.

What We're Looking For

  • Bachelor's or Master's degree in Electrical Engineering, Computer Engineering, or related field.
  • 12+ years of industry experience in IP/SOC/ASIC verification with 3+ years of leading DV teams
  • Strong verification expertise and hands-on experience with SystemVerilog and UVM
  • Proficiency in various verification methodologies and demonstrable experience with industry-standard tools for verification, simulation, and emulation
  • Extensive experience in verifying PCIE/Ethernet PHY protocols (e.g., Ethernet MAC, Ethernet Switch) and VIP is a plus.
  • Experience with scripting languages such as Perl, Python.
  • Solid understanding of digital design concepts and ASIC/FPGA design flow.
  • Experience with DV test plan and coverage-driven constraint randomization testing
  • Excellent cross-discipline communication and interpersonal skills
  • Strong problem-solving abilities with keen attention to detail.
  • Ability to work in a fast-paced, collaborative environment.

Preferred Qualifications:

  • Hands-on experience with PHY/SERDES verification is advantageous.
  • Previous experience in mentoring or leading verification teams.
  • Knowledge of High Speed PHYs, Ethernet PHY, MAC, Interoperability, Clauses CL72/92/136/162/178, Serdes 112G/224G per lane
  • Working with vendor Ethernet VIP’s and test suites
  • MATLAB and C/C++ based system simulation and evaluation, Systems C, DPI-C

Expected Base Pay Range (USD)

168,920 - 253,000, $ per annum

The successful candidate’s starting base pay will be determined based on job-related skills, experience, qualifications, work location and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements 

At Marvell, we offer a total compensation package with a base, bonus and equity.Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, paid time off to volunteer. Have a question about our benefits packages - health or financial? Ask your recruiter during the interview process.

All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, gender identity, disability or protected veteran status.

Any applicant who requires a reasonable accommodation during the selection process should contact Marvell HR Helpdesk at TAOps@marvell.com.

#LI-JS22

Top Skills

C/C++
Matlab
Perl
Python
Systemverilog
Uvm
HQ

Marvell Technology Santa Clara, California, USA Office

5488 Marvell Ln, Santa Clara, CA, United States, 95054

Similar Jobs

An Hour Ago
Easy Apply
Hybrid
3 Locations
Easy Apply
Expert/Leader
Expert/Leader
Fintech • HR Tech
The role involves accelerating payroll services through AI, designing multi-agent systems, collaborating with teams, and iterating on AI-driven features to improve customer outcomes.
Top Skills: Agentic AiLlmsMachine Learning
An Hour Ago
Hybrid
6 Locations
Senior level
Senior level
Artificial Intelligence • Gaming • Software • Virtual Reality
Lead the development of game engine tools for internal and external use, optimizing performance and guiding technical teams. Familiarity with game product design and low-level programming is required.
Top Skills: Backend ServicesC/C++Cpu OptimizationGraphics ProgrammingJob SystemsLlm ApisMulti-Threaded ProgrammingMultiplayer ProgrammingRenderersShaders
2 Hours Ago
Easy Apply
Hybrid
San Francisco, CA, USA
Easy Apply
Mid level
Mid level
Fintech • Machine Learning • Mobile • Security • Software
Develop and maintain backend software, collaborate with cross-functional teams, implement APIs, and ensure code quality in a production environment.
Top Skills: APIsCaching SystemsFullstack DevelopmentRuby On RailsTransactional Databases

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine
By clicking Apply you agree to share your profile information with the hiring company.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account