Celestial AI Logo

Celestial AI

Principal Design Engineer – RTL Design & Integration

Job Posted 14 Days Ago Posted 14 Days Ago
Be an Early Applicant
Santa Clara, CA
Senior level
Santa Clara, CA
Senior level
As a Principal Design Engineer, you'll architect high-performance SoC components, lead RTL design and integration, and optimize for power and performance, collaborating closely with cross-functional teams.
The summary above was generated by AI

About Celestial AI

As Generative AI continues to advance, the performance drivers for data center infrastructure are shifting from systems-on-chip (SOCs) to systems of chips. In the era of Accelerated Computing, data center bottlenecks are no longer limited to compute performance, but rather the system’s interconnect bandwidth, memory bandwidth, and memory capacity. Celestial AI’s Photonic Fabric™ is the next-generation interconnect technology that delivers a tenfold increase in performance and energy efficiency compared to competing solutions.

The Photonic Fabric™ is available to our customers in multiple technology offerings, including optical interface chiplets, optical interposers, and Optical Multi-chip Interconnect Bridges (OMIB). This allows customers to easily incorporate high bandwidth, low power, and low latency optical interfaces into their AI accelerators and GPUs. The technology is fully compatible with both protocol and physical layers, including standard 2.5D packaging processes. This seamless integration enables XPUs to utilize optical interconnects for both compute-to-compute and compute-to-memory fabrics, achieving bandwidths in the tens of terabits per second with nanosecond latencies.

This innovation empowers hyperscalers to enhance the efficiency and cost-effectiveness of AI processing by optimizing the XPUs required for training and inference, while significantly reducing the TCO2 impact. To bolster customer collaborations, Celestial AI is developing a Photonic Fabric ecosystem consisting of tier-1 partnerships that include custom silicon/ASIC design, system integrators, HBM memory, assembly, and packaging suppliers.

ABOUT THE ROLE

As a Principal Design Engineer, you will play a key role in defining and integrating architectures for Celestial AI's IP and SOCs, focusing on high-speed interfaces and chip interconnect solutions. You will collaborate closely with system architects, RTL designers, and verification teams to develop high-performance SoC designs. This role requires deep expertise in RTL design, integration, and memory subsystem architectures.

ESSENTIAL DUTIES AND RESPONSIBILITIES

  • Architect, design, and integrate high-performance SoC components, including high-speed memory interfaces (e.g., DDR, HBM) and chip interconnects (e.g., AXI, NoC, UCIe, CXL, PCIe).
  • Develop and implement complex RTL designs using SystemVerilog, ensuring scalability, power efficiency, and reusability.
  • Lead SoC-level integration efforts, working closely with cross-functional teams on design specifications, IP integration, and performance optimization.
  • Define synthesis constraints for modules and SOC and collaborate with Synthesis and Physical Design teams. 
  • Author detailed design specifications and documentation for SoC modules and subsystems.
  • Collaborate with verification engineers to define test strategies, drive coverage closure, and ensure functional correctness.
  • Optimize for power, performance, and area (PPA) by evaluating tradeoffs at both module and SoC levels.
  • Perform static and dynamic analysis using industry-standard tools (Lint, CDC, STA, and LEC) to ensure high-quality designs.
  • Provide technical leadership and mentorship to junior engineers and cross-functional teams.

QUALIFICATIONS

  • MS or PhD in Electrical Engineering, Computer Engineering, or a related field preferred.
  • 8+ years of experience in SoC design, RTL development, and integration.
  • Expertise in RTL design using SystemVerilog
  • Strong understanding of high-speed memory interfaces (e.g., DDR, HBM) and chip-to-chip interconnects (e.g., AXI, UCIe, PCIe, CXL).
  • Strong knowledge of RTL verification and validation methodologies, including Lint, CDC, STA, and LEC.
  • Experience with low-power design techniques, including clock gating, power gating, and voltage scaling.
  • Deep understanding of SoC architecture, including multi-core processing, coherency protocols, and subsystem integration.
  • Proficiency with SoC design tools, including simulation, synthesis, timing analysis, and power estimation.
  • Working knowledge of formal verification methodologies (SVA, UVM).
  • Experience with scripting languages (Python, Perl, TCL) for design automation.

LOCATION: Orange County, CA

For California Location:

As an early stage start up, we offer an extremely attractive total compensation package inclusive of competitive base salary, bonus and a generous grant of our valuable early-stage equity. The target base salary for this role is approximately $200,000.00 - $240,000.00. The base salary offered may be slightly higher or lower than the target base salary, based on the final scope as determined by the depth of the experience and skills demonstrated by candidate in the interviews.

We offer great benefits (health, vision, dental and life insurance), collaborative and continuous learning work environment, where you will get a chance to work with smart and dedicated people engaged in developing the next generation architecture for high performance computing.

Celestial AI Inc. is proud to be an equal opportunity workplace and is an affirmative action employer.


#LI-Onsite

Top Skills

Axi
Cxl
Ddr
Hbm
Noc
Pcie
Perl
Python
Systemverilog
Tcl
Ucie
HQ

Celestial AI Santa Clara, California, USA Office

3001 Tasman Dr, Santa Clara, CA, United States, 95054

Similar Jobs

31 Minutes Ago
Easy Apply
Hybrid
San Francisco, CA, USA
Easy Apply
Mid level
Mid level
Fintech • Machine Learning • Mobile • Security • Software
Develop and maintain backend software, collaborate with cross-functional teams, implement APIs, and ensure code quality in a production environment.
Top Skills: APIsCaching SystemsFullstack DevelopmentRuby On RailsTransactional Databases
34 Minutes Ago
Hybrid
Santa Clara, CA, USA
141K-239K Annually
Mid level
141K-239K Annually
Mid level
Artificial Intelligence • Cloud • HR Tech • Information Technology • Productivity • Software • Automation
The Senior Software Engineer will build scalable code, collaborate on requirements, implement AI solutions, enhance products, and mentor colleagues.
Top Skills: AngularJavaJavaScriptReactVue
2 Hours Ago
Hybrid
San Francisco, CA, USA
Mid level
Mid level
Artificial Intelligence • Productivity • Software
The Automation Engineer will design and maintain automated integrations between business systems, enhancing operational efficiency using Python and iPaaS tools. Responsibilities include creating workflows, resolving integration issues, and documenting processes.
Top Skills: GraphQLMulesoftNetSuitePythonRest ApisSalesforceStripeTray.IoWorkatoZapier

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine
By clicking Apply you agree to share your profile information with the hiring company.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account