Intel Logo

Intel

Design Verification Engineer

Job Posted 11 Days Ago Posted 11 Days Ago
Be an Early Applicant
Santa Clara, CA
140K-197K Annually
Senior level
Santa Clara, CA
140K-197K Annually
Senior level
The Design Verification Engineer is responsible for verifying integrated subsystems, developing verification plans and environments, debugging issues, and collaborating with cross-functional teams.
The summary above was generated by AI

Job Details:

Job Description: 

Come join us as a Design Verification Engineer and together let's grow and develop the next leading technology. If you are passionate about pushing the boundaries of technology, we want you on our team.

Key Responsibilities:

  • Performs functional logic verification of an integrated SubSystem to ensure design will meet specifications.
  • Defines and develops scalable and reusable block, subsystem verification plans, test benches, and the verification environment to meet the required level of coverage and confirm to microarchitecture specifications.
  • Executes verification plans and defines and runs system simulation models to verify the design, analyze power and performance, and uncover bugs.
  • Replicates, root causes, and debugs issues in the presilicon environment.
  • Finds and implements corrective measures to resolve failing tests.
  • Collaborates and communicates with SoC architects, microarchitects, full chip architects, RTL developers, postsilicon, and physical design teams to improve verification of complex architectural and microarchitectural features.
  • Documents test plans and drives technical reviews of plans and proofs with design and architecture teams.
  • Incorporates and executes security activities within test plans, including regression and debug tests, to ensure security coverage.
  • Maintains and improves existing functional verification infrastructure and methodology.
  • Absorbs learning from postsilicon on the quality of validation done during presilicon development, updates test plan for missing coverages and proliferates to future products.
  • Candidate should be self-driven and handle the block verification independently working with cross functional teams such as design/emulation/software teams.

Qualifications:

Minimum qualifications are required to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.
Minimum Qualifications:

  • Bachelors or MS in Electrical engineering or Computer science .
  • Experience of 6+ years in Design Verification at IP, SubSystem or SOC level.
  • Minimum 2+ years of experience in System Verilog and UVM methodology

Preferred Qualifications:

  • Candidates with experience in Networking-IP (TCP-IP/ROCE/RDMA) will be added advantage

          

Job Type:Experienced Hire

Shift:Shift 1 (United States of America)

Primary Location: US, California, Santa Clara

Additional Locations:

Business group:The Network & Edge Group brings together our network connectivity and edge into a business unit chartered to drive technology end to end product leadership. It's leadership Ethernet, Switch, IPU, Photonics, Network and Edge portfolio is comprised of leadership products critically important to our customers.

Posting Statement:All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of TrustN/A

Benefits:

We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation.  Find more information about all of our Amazing Benefits here:

https://jobs.intel.com/en/benefits

Annual Salary Range for jobs which could be performed in the US:

$139,710.00-$197,230.00

Salary range dependent on a number of factors including location and experience.

Work Model for this Role

This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. * Job posting details (such as work model, location or time type) are subject to change.

Top Skills

System Verilog
Uvm Methodology
HQ

Intel Santa Clara, California, USA Office

Robert Noyce Building, Santa Clara, CA, United States, 95052

Intel Santa Clara, California, USA Office

2200 Mission College Blvd. , Santa Clara, CA, United States, 95054

Similar Jobs

11 Days Ago
Hybrid
San Diego, CA, USA
95K-162K Annually
Mid level
95K-162K Annually
Mid level
Aerospace • Hardware • Information Technology • Security • Software • Cybersecurity • Defense
As a Senior Design Verification Engineer, develop verification environments and test plans for FPGA systems, enhancing methods and tools for Electronic Warfare applications.
Top Skills: Systemverilog,Uvm,Vhdl,Fpgas,Ovm,Perl,Python,C++,Java,Git,Jira,Bitbucket,Matlab,Simulink
25 Days Ago
Hybrid
San Diego, CA, USA
127K-215K Annually
Senior level
127K-215K Annually
Senior level
Aerospace • Hardware • Information Technology • Security • Software • Cybersecurity • Defense
Develop and verify FPGA test environments utilizing SystemVerilog/UVM, manage projects, lead teams, and mentor junior engineers in a collaborative setting.
Top Skills: BitbucketC++CadenceGitJavaJIRAMatlabMentor QuestaPerlPythonSimulinkSystemverilogUvmVhdl
110K-300K Annually
Senior level
HR Tech • Information Technology
Responsible for SoC design verification, developing test plans, debugging simulations, and mentoring team members, while ensuring design efficiency and coverage.
Top Skills: CC++OvmPerlPythonShell ScriptingSystem CSystem VerilogTclUvmVerilog

What you need to know about the San Francisco Tech Scene

San Francisco and the surrounding Bay Area attracts more startup funding than any other region in the world. Home to Stanford University and UC Berkeley, leading VC firms and several of the world’s most valuable companies, the Bay Area is the place to go for anyone looking to make it big in the tech industry. That said, San Francisco has a lot to offer beyond technology thanks to a thriving art and music scene, excellent food and a short drive to several of the country’s most beautiful recreational areas.

Key Facts About San Francisco Tech

  • Number of Tech Workers: 365,500; 13.9% of overall workforce (2024 CompTIA survey)
  • Major Tech Employers: Google, Apple, Salesforce, Meta
  • Key Industries: Artificial intelligence, cloud computing, fintech, consumer technology, software
  • Funding Landscape: $50.5 billion in venture capital funding in 2024 (Pitchbook)
  • Notable Investors: Sequoia Capital, Andreessen Horowitz, Bessemer Venture Partners, Greylock Partners, Khosla Ventures, Kleiner Perkins
  • Research Centers and Universities: Stanford University; University of California, Berkeley; University of San Francisco; Santa Clara University; Ames Research Center; Center for AI Safety; California Institute for Regenerative Medicine
By clicking Apply you agree to share your profile information with the hiring company.

Sign up now Access later

Create Free Account

Please log in or sign up to report this job.

Create Free Account